Wafer Map Defect


A Comparative Analysis of Semiconductor Wafer Map Defect Detection with Image Transformer

Add code
Dec 12, 2025
Viaarxiv icon

Semiconductor Wafer Map Defect Classification with Tiny Vision Transformers

Add code
Apr 03, 2025
Viaarxiv icon

Wafer Map Defect Classification Using Autoencoder-Based Data Augmentation and Convolutional Neural Network

Add code
Nov 17, 2024
Figure 1 for Wafer Map Defect Classification Using Autoencoder-Based Data Augmentation and Convolutional Neural Network
Figure 2 for Wafer Map Defect Classification Using Autoencoder-Based Data Augmentation and Convolutional Neural Network
Figure 3 for Wafer Map Defect Classification Using Autoencoder-Based Data Augmentation and Convolutional Neural Network
Figure 4 for Wafer Map Defect Classification Using Autoencoder-Based Data Augmentation and Convolutional Neural Network
Viaarxiv icon

Wafer2Spike: Spiking Neural Network for Wafer Map Pattern Classification

Add code
Nov 29, 2024
Figure 1 for Wafer2Spike: Spiking Neural Network for Wafer Map Pattern Classification
Figure 2 for Wafer2Spike: Spiking Neural Network for Wafer Map Pattern Classification
Figure 3 for Wafer2Spike: Spiking Neural Network for Wafer Map Pattern Classification
Figure 4 for Wafer2Spike: Spiking Neural Network for Wafer Map Pattern Classification
Viaarxiv icon

Iterative Cluster Harvesting for Wafer Map Defect Patterns

Add code
Apr 23, 2024
Figure 1 for Iterative Cluster Harvesting for Wafer Map Defect Patterns
Figure 2 for Iterative Cluster Harvesting for Wafer Map Defect Patterns
Figure 3 for Iterative Cluster Harvesting for Wafer Map Defect Patterns
Figure 4 for Iterative Cluster Harvesting for Wafer Map Defect Patterns
Viaarxiv icon

Advancing SEM Based Nano-Scale Defect Analysis in Semiconductor Manufacturing for Advanced IC Nodes

Add code
Sep 06, 2024
Figure 1 for Advancing SEM Based Nano-Scale Defect Analysis in Semiconductor Manufacturing for Advanced IC Nodes
Figure 2 for Advancing SEM Based Nano-Scale Defect Analysis in Semiconductor Manufacturing for Advanced IC Nodes
Figure 3 for Advancing SEM Based Nano-Scale Defect Analysis in Semiconductor Manufacturing for Advanced IC Nodes
Figure 4 for Advancing SEM Based Nano-Scale Defect Analysis in Semiconductor Manufacturing for Advanced IC Nodes
Viaarxiv icon

Machine Learning Techniques for Identifying the Defective Patterns in Semiconductor Wafer Maps: A Survey, Empirical, and Experimental Evaluations

Add code
Oct 16, 2023
Figure 1 for Machine Learning Techniques for Identifying the Defective Patterns in Semiconductor Wafer Maps: A Survey, Empirical, and Experimental Evaluations
Figure 2 for Machine Learning Techniques for Identifying the Defective Patterns in Semiconductor Wafer Maps: A Survey, Empirical, and Experimental Evaluations
Figure 3 for Machine Learning Techniques for Identifying the Defective Patterns in Semiconductor Wafer Maps: A Survey, Empirical, and Experimental Evaluations
Figure 4 for Machine Learning Techniques for Identifying the Defective Patterns in Semiconductor Wafer Maps: A Survey, Empirical, and Experimental Evaluations
Viaarxiv icon

Efficient Mixed-Type Wafer Defect Pattern Recognition Using Compact Deformable Convolutional Transformers

Add code
Mar 24, 2023
Figure 1 for Efficient Mixed-Type Wafer Defect Pattern Recognition Using Compact Deformable Convolutional Transformers
Figure 2 for Efficient Mixed-Type Wafer Defect Pattern Recognition Using Compact Deformable Convolutional Transformers
Figure 3 for Efficient Mixed-Type Wafer Defect Pattern Recognition Using Compact Deformable Convolutional Transformers
Figure 4 for Efficient Mixed-Type Wafer Defect Pattern Recognition Using Compact Deformable Convolutional Transformers
Viaarxiv icon

An Embarrassingly Simple Approach for Wafer Feature Extraction and Defect Pattern Recognition

Add code
Mar 21, 2023
Viaarxiv icon

Mixed-Type Wafer Classification For Low Memory Devices Using Knowledge Distillation

Add code
Mar 24, 2023
Figure 1 for Mixed-Type Wafer Classification For Low Memory Devices Using Knowledge Distillation
Figure 2 for Mixed-Type Wafer Classification For Low Memory Devices Using Knowledge Distillation
Figure 3 for Mixed-Type Wafer Classification For Low Memory Devices Using Knowledge Distillation
Figure 4 for Mixed-Type Wafer Classification For Low Memory Devices Using Knowledge Distillation
Viaarxiv icon